Academic
Publications
An adaptive bandwidth phase locked loop with locking status indicator

An adaptive bandwidth phase locked loop with locking status indicator,10.1109/KORUS.2005.1507914,Young-Shig Choi,Hyuk-Hwan Choi,Tae-Ha Kwon

An adaptive bandwidth phase locked loop with locking status indicator   (Citations: 5)
BibTex | RIS | RefWorks Download
This paper presents a new structure of phase locked loop (PLL) which changes its loop bandwidth according to the locking status. The proposed PLL consists of a conventional PLL and locking status indicator (LSI). The LSI decides the operating bandwidth of loop filter. When the PLL becomes out of lock, the PLL increases the loop bandwidth and achieves fast locking. When the PLL becomes in-lock, this PLL decreases the loop bandwidth and minimizes phase noise output. The PLL can achieve fast locking and low phase noise output at the same time. Proposed PLL's locking time is less than 100μs and spur is -60dBc. It is simulated by HSPICE in a CMOS 0.35μm process. Supply voltage and operating frequency are 3.3V and 1.28GHz, respectively.
Cumulative Annual
View Publication
The following links allow you to view full publications. These links are maintained by other sources not affiliated with Microsoft Academic Search.
Sort by: